

### Welcome!

3<sup>rd</sup> P4 Workshop, May 2016

Nick McKeown

#### **Technical Program Committee**



Jennifer Rexford
Princeton



Dan Daly Intel



Gordon Brebner Xilinx

+ me

### Infrastructure

- 1. Hardware is being replaced by software
- 2. Infrastructure is becoming defined by software
- 3. Thousands of developers empowered and unleashed

We are a community.

Protocols are being lifted off chips and into software.

#### Where we have got so far





#### PISA: Protocol Independent Switch Architecture



#### PISA: Protocol Independent Switch Architecture



### Five things on the horizon.....

## 1

# Separation of language from architecture



### Reference architectures:

"PISA for plumbing", Stateful processing, NPUs, etc.

### 3 Composable P4 libraries



# Extend P4 to express packet scheduling and QoS disciplines

### "Programmable Packet Scheduling"

Anirudh Sivaraman et al. Sigcomm 2016

Extend P4 to express packet scheduling and QoS disciplines



### "Packet Transactions: High-level Programming for Line-Rate Switches" Anirudh Sivaraman et al. Sigcomm 2016

# Extend P4 to express stateful processing

### <The End>